Loading

Optimization of Scheduling Technique Rooted on Software Test Routines for Embedded Cores using Quality Factor
Puranik Vishal .G1, Dilip D. Shah2

1Puranik Vishal .G, Ph.D. Student, Dr. Babasaheb Ambedkar Marathwada University, Aurangabad, Maharashtra.
2Dr. Dilip D. Shah, Jayawant Shikshan Prasarak Mandal , Pune, Maharashtra.
Manuscript received on December 13, 2019. | Revised Manuscript received on December 24, 2019. | Manuscript published on January 10, 2020. | PP: 2034-2038 | Volume-9 Issue-3, January 2020. | Retrieval Number: C8820019320/2020©BEIESP | DOI: 10.35940/ijitee.C8820.019320
Open Access | Ethics and Policies | Cite | Mendeley
© The Authors. Blue Eyes Intelligence Engineering and Sciences Publication (BEIESP). This is an open access article under the CC-BY-NC-ND license (http://creativecommons.org/licenses/by-nc-nd/4.0/)

Abstract: Most of the research work to test the fast processors is carried out using external devices as testers;but it was not technically & financially workable. To fulfill the required performance along with providing efficient functionality, an appropriate testingism must be employed by the digital circuits. The best way is to follow testing as an integral part that is self-test. Conventionally large amount of data was stored in an external tester.But there was a difficulty in at speed testing performance using these external hardware. Hence, Built in-self-test was invented which verifies failure free nature of circuit under test (CUT) with a test mechanism as a part of system itself. It is observed that, if testing of any hardware is carried out with the help of built-in self test, it increases the requirement of additional area and indirectly responsible for forfeits due to degradation in performance.. If a powerful and power optimized core is to be designed, hardware BIST cannot be afforded due to these limitations. To overcome these disadvantages, a new software based BIST techniques is introduced which relies on software test patterns. Here this paper focuses on rooting of software test routines which works using optimization of scheduling and also a Q- factor is proposed to evaluate the nature of proposed method. 
Keywords:  Fault Coverage, detection, Optimization, Q-factor. RISC MIPS Processor, Software Test Routines, Software, Based Self-Testing.
Scope of the Article: Software Test Automation and Tools